# EE 705: VLSI DESIGN LAB 2025 PROJECT- SPI-LITE MODULE

#### TAs: Shahrukh + Harshitha

#### Note:

- 1. Submission is **only** through Moodle in the form of a PDF file upload.
- 2. Keep the port names and module names as mentioned in the question (including the case—whatever is capital must be capital & whatever is small must be small).
- 3. Code must be in **Verilog**(case-sensitive). keep the module and port name as same as mentioned.
- 1) Design the spi module (module name: **spi\_lite**) for a RISCV processor, that comprises of the following ports:
  - a. Input Ports:
    - i. clk i: System clock
    - ii. rst i: Synchronous Active high Reset
    - iii. cfg awvalid i: Valid Address signal requires for Handshaking to enable write
    - iv. cfg\_awaddr\_i: Address of particular buffer to be written. (Some default value of address as flag)
    - v. cfg\_wvalid\_i : Unused Signal, Keep it for Uniformity.
    - vi. cfg wdata i: Configuration data and actual data to be sent by SPI.
    - vii. cfg\_wstrb\_i: Unused Signal, Keep it for Uniformity.
    - viii. cfg\_bready\_i : For Hanshaking of response channel similar to AXI response channel.(you don't need to check error of response channel. le. cfg\_bresp\_o is always zero for simpilicity.)
      - ix. cfg\_arvalid\_i : Handshaking signal to enable read and also affects cfg\_awready\_o.
      - x. cfg araddr i: Address of particular buffer to be read.
      - xi. cfg rready i: Handshaking signal required for read.
    - xii. spi\_miso\_i: Master In Slave Out.
  - b. Output Ports:
    - i. cfg\_awready\_o: Handshaking signal required for write Enable and also affects cfg\_wready\_o.
    - ii. cfg\_wready\_o: Handshaking signal required for write data.(core requires this.)
    - iii. cfg bvalid o: Handshaking signal required for write response channel.
    - iv. cfg bresp o: Response of write response channel.(keep it 2'b0)
    - v. cfg\_arready\_o: Handshaking Signal for Read Address.( keep it low when cfg\_rvalid\_o is high)
    - vi. cfg rvalid o: Handshaking signal for Read Data.
    - vii. cfg rdata o: Data read from configuration buffers.
    - viii. cfg rresp o: Signal to tell read response is OK. (keep it 2'b0).
      - ix. spi\_clk\_o: Serial clock
      - x. spi mosi o: Master Out Serial In
      - xi. spi\_cs\_o: SPI chip\_select
    - xii. intr\_o: Interrupt.

- 2) Functional Description of the SPI-Lite module:
  - a. Read about SPI communication Protocol(see link). Current "SPI-Lite" is more complex. Ports description is Similar to AXI.(It will be better if You read AXI first then UART then SPI.)
  - b. When cfg\_awaddr\_i is `SPI\_DGIER, cfg\_data\_i writes interrupt on buffer.
  - c. Similarly do configuration for each case { `SPI\_IPISR , `SPI\_IPIER , `SPI\_SRR , `SPI\_SRR , `SPI\_CR, `SPI\_SR }
- 3) Make a test bench to test the complete module, showing all the input and output signals properly
- 4) The Hardware needs to be tested on FPGA using VIO and ILA.
- 5) Ensure that your complete module is compliant with RISCV ISA (RV32I)
- 6) Draw a block diagram. It should clearly represent how the integration of the SPI module will happen with the other modules.

# **Understanding the SPI Register Definitions**

Here's a breakdown of some key registers and their functions:

## 1. SPI\_DGIER (Global Interrupt Enable Register)

- Address: 0x1C
- SPI DGIER GIE (Bit 31) → Global Interrupt Enable (1 = enable, 0 = disable)
- Used to enable **global** interrupt signalling for SPI.

#### 2. SPI\_IPISR (Interrupt Status Register)

- Address: 0x20
- Bit 2 (SPI\_IPISR\_TX\_EMPTY) → Indicates if TX FIFO is empty.
- This register stores interrupt flags.

## 3. SPI IPIER (Interrupt Enable Register)

- Address: 0x28
- Bit 2 (SPI IPIER TX EMPTY) → Enables the TX empty interrupt.
- Used to enable specific SPI interrupts.

#### 4. SPI SRR (Software Reset Register)

- Address: 0x40
- **Bits [31:0] (SPI SRR RESET)** → Writing to this register triggers a reset.

# 5. SPI\_CR (Control Register)

- Address: 0x60
- Controls SPI operations:
  - $\circ$  SPI\_CR\_SPE (Bit 1) → SPI Enable
  - SPI CR MASTER (Bit 2)  $\rightarrow$  1 = Master Mode, 0 = Slave Mode
  - o SPI CR CPOL (Bit 3) → Clock Polarity
  - $\circ$  SPI CR CPHA (Bit 4) → Clock Phase
  - SPI CR TXFIFO RST (Bit 5) → Reset TX FIFO
  - o SPI CR RXFIFO RST (Bit 6) → Reset RX FIFO
  - SPI CR LSB FIRST (Bit 9)  $\rightarrow$  1 = LSB First

#### 6. SPI SR (Status Register)

- Address: 0x64
- Indicates SPI status:
  - SPI SR RX EMPTY (Bit 0) → RX FIFO empty
  - o SPI SR RX FULL (Bit 1) → RX FIFO full
  - o SPI SR TX EMPTY (Bit 2) → TX FIFO empty
  - SPI\_SR\_TX\_FULL (Bit 3) → TX FIFO full

## 7. SPI\_DTR (Data Transmit Register)

- Address: 0x68
- Used for writing data to be transmitted.
- Data Width: 8-bits (SPI DTR DATA W = 8)

## 8. SPI DRR (Data Receive Register)

- Address: 0x6C
- Used for reading received SPI data.
- Data Width: 8-bits (SPI\_DRR\_DATA\_W = 8)

# 9. SPI\_SSR (Slave Select Register)

- Address: 0x70
- Controls slave selection (SPI\_SSR\_VALUE).
- Data Width=1, Deafult value=1

For Example, To define a particular Macro write in this way:

```
`define SPI_IPIER 8'h28
   `define SPI_IPIER_TX_EMPTY 2
   `define SPI_IPIER_TX_EMPTY_DEFAULT 0
   `define SPI_IPIER_TX_EMPTY_B 2
   `define SPI_IPIER_TX_EMPTY_T 2
   `define SPI_IPIER_TX_EMPTY_W 1
   `define SPI_IPIER_TX_EMPTY_R 2:2
```

#### **ADDITIONAL Materials and hints:**

- a. <a href="https://www.youtube.com/watch?v=0nVNwozXslc&t=119s">https://www.youtube.com/watch?v=0nVNwozXslc&t=119s</a>
- b. cs.sfu.ca/~ashriram/Courses/CS295/assets/notebooks/RISCV/RISCV CARD.pdf
- c. Include this in your code:

```
module spi_lite

(

// Inputs

input clk_i
,input rst_i
,input cfg_awvalid_i
,input [31:0] cfg_awaddr_i
,input cfg_wvalid_i
,input [31:0] cfg_wdata_i
,input [3:0] cfg wstrb i
```

```
input,
                cfg_bready_i
     input,
                cfg arvalid i
     ,input [31:0] cfg_araddr_i
                cfg_rready_i
     ,input
     ,input
                spi_miso_i
     // Outputs
     output,
                 cfg_awready_o
     output,
                 cfg_wready_o
     output,
                 cfg_bvalid_o
     ,output [1:0] cfg_bresp_o
                 cfg_arready_o
     output,
     output,
                 cfg rvalid o
     ,output [31:0] cfg_rdata_o
     ,output [1:0] cfg_rresp_o
     output,
                 spi_clk_o
     output,
                 spi_mosi_o
     output,
                 spi_cs_o
     output,
                 intr_o
   );
   //This always block can be part of SPI-Lite, It is given for your understanding.
always @ *
begin
  data r = 32'b0;
  case (cfg_araddr_i[7:0])
  `SPI DGIER:
  begin
    data_r[`SPI_DGIER_GIE_R] = spi_dgier_gie_q;
  end
  `SPI IPISR:
  begin
    data_r[`SPI_IPISR_TX_EMPTY_R] = spi_ipisr_tx_empty_in_w;
  end
  `SPI IPIER:
  begin
    data_r[`SPI_IPIER_TX_EMPTY_R] = spi_ipier_tx_empty_q;
```

```
end
`SPI SRR:
begin
end
`SPI CR:
begin
  data_r[`SPI_CR_LOOP_R] = spi_cr_loop_q;
  data_r[`SPI_CR_SPE_R] = spi_cr_spe_q;
  data_r[`SPI_CR_MASTER_R] = spi_cr_master_q;
  data_r[`SPI_CR_CPOL_R] = spi_cr_cpol_q;
  data_r[`SPI_CR_CPHA_R] = spi_cr_cpha_q;
  data r['SPI CR MANUAL SS R] = spi cr manual ss q;
  data r['SPI CR TRANS INHIBIT R] = spi cr trans inhibit q;
  data r['SPI CR LSB FIRST R] = spi cr lsb first q;
end
`SPI SR:
begin
  data r['SPI SR RX EMPTY R] = spi sr rx empty in w;
  data_r[`SPI_SR_RX_FULL_R] = spi_sr_rx_full_in_w;
  data_r[`SPI_SR_TX_EMPTY_R] = spi_sr_tx_empty_in_w;
  data r['SPI SR TX FULL R] = spi sr tx full in w;
end
`SPI DRR:
begin
  data r['SPI DRR DATA R] = spi drr data in w;
end
`SPI SSR:
begin
  data r[`SPI SSR VALUE R] = spi ssr value q;
end
default:
  data r = 32'b0;
endcase
 end
```